| Opcode | Operands | Meaning | |------------------------|----------|--------------------------------| | Add register | R1 R2 | R1 ← R1 + R2 | | Add immediate signed | R1 I | $R1 \leftarrow R1 + I$ | | Add immediate unsigned | R1 UI | R1 ← R1 + UI | | Add memory | R1 M | $R1 \leftarrow R1 + memory[M]$ | **Figure 7.3** An example of addition instructions for a 2-address processor that uses implicit operand encoding. A separate opcode is used for each possible combination of operands.